# 4K x 8 Dual-Port Static RAMs and 4K x 8 Dual-Port Static RAM with Semaphores #### **Features** - True Dual-Ported memory cells which allow simultaneous reads of the same memory location - 4K x 8 organization - 0.65-micron CMOS for optimum speed/power - · High-speed access: 15 ns - Low operating power: I<sub>CC</sub> = 160 mA (max.) - · Fully asynchronous operation - Automatic power-down - Semaphores included on the 7C1342 to permit software handshaking between ports - Available in 52-pin PLCC - Pin-compatible and functionally equivalent to IDT7134/IDT71342 #### **Functional Description** The CY7C135 and CY7C1342 are high-speed CMOS 4K x 8 dual-port static RAMs. The CY7C1342 includes semaphores that provide a means to allocate portions of the dual-port RAM or any shared resource. Two ports are provided permitting independent, asynchronous access for reads and writes to any location in memory. Application areas include interprocessor/multiprocessor designs, communications status buffering, and dual-port video/graphics memory. Each port has independent control pins: chip enable ( $\overline{\text{CE}}$ ), read or write enable ( $\overline{\text{R/W}}$ ), and output enable ( $\overline{\text{OE}}$ ). The CY7C135 is suited for those systems that do not require on-chip arbitration or are intolerant of wait states. Therefore, the user must be aware that simultaneous access to a location is possible. Semaphores are offered on the CY7C1342 to assist in arbitrating between ports. The semaphore logic is comprised of eight shared latches. Only one side can control the latch (semaphore) at any time. Control of a semaphore indicates that a shared resource is in use. An automatic power-down feature is controlled independently on each port by a chip enable ( $\overline{\text{CE}}$ ) pin or $\overline{\text{SEM}}$ pin (CY7C1342 only). The CY7C135 and CY7C1342 are available in 52-pin PLCC. ### **Selection Guide** | | | 7C135-15<br>7C1342-15 | 7C135-20<br>7C1342-20 | 7C135-25<br>7C1342-25 | 7C135-35<br>7C1342-35 | 7C135-55<br>7C1342-55 | |------------------------------------------------------|------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Maximum Access Time (ns) | | 15 | 20 | 25 | 35 | 55 | | Maximum Operating Current (mA) | Commercial | 220 | 190 | 180 | 160 | 160 | | Maximum Standby<br>Current for I <sub>SB1</sub> (mA) | Commercial | 60 | 50 | 40 | 30 | 30 | ## **Pin Configurations** PLCC Top View ### **Pin Definitions** | Left Port | Right Port | Description | |-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0L-11L</sub> | A <sub>0R-11R</sub> | Address Lines | | CEL | CER | Chip Enable | | <del>OE</del> L | <del>OE</del> <sub>R</sub> | Output Enable | | $R/\overline{W}_L$ | R/W <sub>R</sub> | Read/Write Enable | | SEM <sub>L</sub><br>(CY7C1342 only) | SEM <sub>R</sub><br>(CY7C1342 only) | Semaphore Enable. When asserted LOW, allows access to eight semaphores. The three least significant bits of the address lines will determine which semaphore to write or read. The $I/O_0$ pin is used when writing to a semaphore. Semaphores are requested by writing a 0 into the respective location. | ### **Maximum Ratings** | Storage Temperature | 65°C to+150°C | |-------------------------------------------------------|----------------| | Ambient Temperature with Power Applied | 55°C to+125°C | | Supply Voltage to Ground Potential (Pin 48 to Pin 24) | 0.5V to+7.0V | | DC Voltage Applied to Outputs in High Z State | 0.5V to+7.0V | | DC Input Voltage <sup>[1]</sup> | –3.0V to +7.0V | | Static Discharge Voltage | > 2001 V | |--------------------------------|----------| | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | –40°C to +85°C | 5V ± 10% | ## Electrical Characteristics Over the Operating Range<sup>[3]</sup> | | | | | | 35–15<br>42–15 | | 35–20<br>42–20 | | 35–25<br>42–25 | | |------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------------|------|----------------|------|----------------|------| | Parameter | Description | Test Conditions | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 4.0 \text{ mA}$ | | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | | 2.2 | | 2.2 | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | | 0.8 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \leq V_I \leq V_{CC}$ | | -10 | +10 | -10 | +10 | -10 | +10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | Outputs Disabled, $GND \le V_O \le V_{CC}$ | | -10 | +10 | -10 | +10 | -10 | +10 | μΑ | | I <sub>CC</sub> | Operating Current | V <sub>CC</sub> = Max., | Com'l | | 220 | | 190 | | 180 | mA | | | | I <sub>OUT</sub> = 0 mA | Ind. | | | | | | 190 | 1 | | I <sub>SB1</sub> | Standby Current | CE <sub>L</sub> and CE <sub>R</sub> ≥ V <sub>IH</sub> , | Com'l | | 60 | | 50 | | 40 | mA | | | (Both Ports TTL Levels) | $f = \bar{f}_{MAX}^{[4]}$ | Ind. | | | | | | 50 | | | I <sub>SB2</sub> | Standby Current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[4]}$ | Com'l | | 130 | | 120 | | 110 | mA | | | (One Port TTL Level) | $f = f_{MAX}^{[4]}$ | Ind. | | | | | | 120 | | | I <sub>SB3</sub> | Standby Current<br>(Both Ports CMOS Levels) | Both Ports $\overline{CE}$ and $\overline{CE}_R \ge V_{CC} - 0.2V$ , | Com'l | | 15 | | 15 | | 15 | mA | | | | $V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V$ , $f = 0^{[4]}$ | Ind. | | | | | | 30 | | | I <sub>SB4</sub> | Standby Current | One Port CE <sub>L</sub> or | Com'l | | 125 | | 115 | | 100 | mA | | | (One Port CMOS Level) | $\begin{array}{l} \overline{CE}_R \geq V_{CC} - 0.2V, \\ V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V, \\ \text{Active Port Outputs, } f = f_{MAX}^{[4]} \end{array}$ | Ind. | | | | | | 115 | | - Pulse width < 20 ns.</li> T<sub>A</sub> is the "instant on" case temperature. See the last page of this specification for Group A subgroup testing information. f<sub>MAX</sub> = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub>. ## $\textbf{Electrical Characteristics} \ \, \text{Over the Operating Range}^{[3]} \text{(continued)}$ | | | | | 35–35<br>42–35 | | 35–55<br>42–55 | | | |--------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|------|----------------|------|----| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Unit | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC}$ = Min., $I_{OL}$ = 4.0 mA | | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | | | | 2.2 | | 2.2 | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | | -10 | +10 | -10 | +10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | Outputs Disabled, GND $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> | | -10 | +10 | -10 | +10 | μΑ | | I <sub>CC</sub> | Operating Current | V <sub>CC</sub> = Max., I <sub>OUT</sub> = 0 mA | Com'l | | 160 | | 160 | mA | | | | V <sub>CC</sub> = Max., I <sub>OUT</sub> = 0 mA | Ind. | | 180 | | 180 | | | I <sub>SB1</sub> | Standby Current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}^{[4]}$ | Com'l | | 30 | | 30 | mA | | | (Both Ports TTL Levels) | | Ind. | | 40 | | 40 | | | I <sub>SB2</sub> | Standby Current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}^{[4]}$ | Com'l | | 100 | | 100 | mA | | | (One Port TTL Level) | | Ind. | | 110 | | 110 | | | I <sub>SB3</sub> | Standby Current | Both Ports $\overline{CE}$ and $\overline{CE}_R \ge V_{CC} - 0.2V$ , | Com'l | | 15 | | 15 | mA | | (Both Ports CMOS Levels) | | $V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V$ , $f = 0^{[4]}$ | Ind. | | 30 | | 30 | | | I <sub>SB4</sub> | Standby Current | One Port $\overline{CE}_L$ or $\overline{CE}_R \ge V_{CC} - 0.2V$ , | Com'l | | 90 | | 90 | mA | | | (One Port CMOS Level) | $V_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{V or } V_{\text{IN}} \le 0.2 \text{V},$<br>Active Port Outputs, $f = f_{\text{MAX}}^{[4]}$ | Ind. | | 100 | | 100 | | ## Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 10 | pF | ## **AC Test Loads and Waveforms** <sup>5.</sup> Tested initially and after any design or process changes that may affect these parameters. ## Switching Characteristics Over the Operating Range [6, 7] | | | 7C135-15<br>7C1342-15 | | 7C135-20<br>7C1342-20 | | 7C135-25<br>7C1342-25 | | | 35–35<br>42–35 | | 35–55<br>42–55 | | |---------------------------------------|----------------------------------------|-----------------------|------|-----------------------|------|-----------------------|------|------|----------------|------|----------------|------| | Parameter | meter Description | | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCL | .E | • | | • | | • | • | • | | • | | | | t <sub>RC</sub> | Read Cycle Time | 15 | | 20 | | 25 | | 35 | | 55 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 15 | | 20 | | 25 | | 35 | | 55 | ns | | t <sub>OHA</sub> | Output Hold From<br>Address Change | 3 | | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 15 | | 20 | | 25 | | 35 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 10 | | 13 | | 15 | | 20 | | 25 | ns | | t <sub>LZOE</sub> [8,9,10] | OE Low to Low Z | 3 | | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>HZOE</sub> [8,9,10] | OE HIGH to High Z | | 10 | | 13 | | 15 | | 20 | | 25 | ns | | t <sub>LZCE</sub> [8,9,10] | CE LOW to Low Z | 3 | | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>HZCE</sub> <sup>[8,9,10]</sup> | CE HIGH to High Z | | 10 | | 13 | | 15 | | 20 | | 25 | ns | | t <sub>PU</sub> <sup>[10]</sup> | CE LOW to Power Up | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[10]</sup> | CE HIGH to Power Down | | 15 | | 20 | | 25 | | 35 | | 55 | ns | | WRITE CYC | LE | 1 | | I | | I | I | I | | I | | | | t <sub>WC</sub> | Write Cycle Time | 15 | | 20 | | 25 | | 35 | | 55 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 12 | | 15 | | 20 | | 30 | | 50 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 12 | | 15 | | 20 | | 30 | | 50 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | Write Pulse Width | 12 | | 15 | | 20 | | 25 | | 50 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 10 | | 13 | | 15 | | 15 | | 25 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> [9,10] | R/W LOW to High Z | | 10 | | 13 | | 15 | | 20 | | 25 | ns | | t <sub>LZWE</sub> [9,10] | R/W HIGH to Low Z | 3 | | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>WDD</sub> <sup>[11]</sup> | Write Pulse to Data Delay | | 30 | | 40 | | 50 | | 60 | | 70 | ns | | t <sub>DDD</sub> <sup>[11]</sup> | Write Data Valid to Read<br>Data Valid | | 25 | | 30 | | 30 | | 35 | | 40 | ns | | SEMAPHOR | E TIMING <sup>[12]</sup> | • | • | | • | • | • | • | • | | | | | t <sub>SOP</sub> | SEM Flag Update Pulse<br>(OE or SEM) | 10 | | 10 | | 10 | | 15 | | 15 | | ns | | t <sub>SWRD</sub> | SEM Flag Write to Read Time | 5 | | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>SPS</sub> | SEM Flag Contention Window | 5 | | 5 | | 5 | | 5 | | 5 | | ns | - See the last page of this specification for Group A subgroup testing information. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified loL/loH and 30-pF load capacitance At any given temperature and voltage condition for any given device, thzce is less than tlzce and thzce is less than tlzce. Test conditions used are Load 3. This parameter is guaranteed but not tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Port-to-Port Delay waveform. Semaphore timing applies only to CY7C1342. ## **Switching Waveforms** ## Read Cycle No. 1<sup>[13,14]</sup> #### Either Port Address Access ## Read Cycle No. 2<sup>[13,15]</sup> ## Read Timing with Port-to-Port<sup>[16]</sup> - 13. $R/\overline{W}$ is HIGH for read cycle. - 14. Device is continuously selected, \$\overline{CE} = V\_{IL}\$ and \$\overline{OE} = V\_{IL}\$. 15. Address valid prior to or coincident with \$\overline{CE}\$ transition LOW. 16. \$\overline{CE}\_L = \overline{CE}\_R = LOW; R\overline{W}\_L = HIGH\$ #### Switching Waveforms (continued) ## Write Cycle No. 1: $\overline{\text{OE}}$ Three-States Data I/Os (Either Port) $^{[17,18,19]}$ ## Write Cycle No. 2:R/W Three-States Data I/Os (Either Port)[18, 20] - The internal write time of the memory is defined by the overlap of SEM LOW and RW LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. R/W must be HIGH during all address transactions. If OE is LOW during a RW controlled write cycle, the write pulse width must be the larger of t<sub>PWE</sub> or (t<sub>HZWE</sub> + t<sub>SD</sub>) to allow the VO drivers to turn off and data to be placed on the - bus for the required t<sub>SD</sub>. If $\overline{OE}$ is HIGH during a RW controlled write cycle (as in this example), this requirement does not apply and the write pulse can be as short as the specified t<sub>PWE</sub>. 20. Data I/O pins enter high-impedance when <del>OE</del> is held LOW during write. ## Switching Waveforms (continued) ## Semaphore Read After Write Timing, Either Side (CY7C1342 only) $^{[21]}$ ## Timing Diagram of Semaphore Contention (CY7C1342 only) [22,23,24] - CE = HIGH for the duration of the above timing (both write and read cycle). I/O<sub>OR</sub> = I/O<sub>OL</sub> = LOW (request semaphore); CE<sub>R</sub> = CE<sub>L</sub> = HIGH Semaphores are reset (available to both ports) at cycle start. If t<sub>SPS</sub> is violated, it is guaranteed that only one side will gain access to the semaphore. #### **Architecture** The CY7C135 consists of an array of 4K words of 8 bits each of dual-port RAM cells, I/O and address lines, and control signals ( $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , $R/\overline{\text{W}}$ ). Two semaphore control pins exist for the CY7C1342 ( $\overline{\text{SEM}}_{\text{I/R}}$ ). #### **Functional Description** #### **Write Operation** Data must be set up for a duration of $t_{SD}$ before the rising edge of R/W in order to guarantee a valid write. Since there is no on-chip arbitration, the user must be sure that a specific location will not be accessed simultaneously by both ports or erroneous data could result. A write operation is controlled by either the $\overline{OE}$ pin (see Write Cycle No. 1 timing diagram) or the R/W pin (see Write Cycle No. 2 timing diagram). Data can be written $t_{HZOE}$ after the $\overline{OE}$ is deasserted or $t_{HZWE}$ after the falling edge of R/W. Required inputs for write operations are summarized in *Table 1*. If a location is being written to by one port and the opposite port attempts to read the same location, a port-to-port flowthrough delay is met before the data is valid on the output. Data will be valid on the port wishing to read the location $t_{\mbox{\scriptsize DDD}}$ after the data is presented on the writing port. #### **Read Operation** When reading the device, the user must assert both the $\overline{\text{OE}}$ and $\overline{\text{CE}}$ pins. Data will be available $t_{\text{ACE}}$ after $\overline{\text{CE}}$ or $t_{\text{DOE}}$ after $\overline{\text{OE}}$ are asserted. If the user of the CY7C1342 wishes to access a semaphore, the $\overline{\text{SEM}}$ pin must be asserted instead of the $\overline{\text{CE}}$ pin. Required inputs for read operations are summarized in *Table 1*. #### **Semaphore Operation** The CY7C1342 provides eight semaphore latches which are separate from the dual port memory locations. Semaphores are used to reserve resources which are shared between the two ports. The state of the semaphore indicates that a resource is in use. For example, if the left port wants to request a given resource, it sets a latch by writing a zero to a semaphore location. The left port then verifies its success in setting the latch by reading it. After writing to the semaphore, SEM or OE must be deasserted for t<sub>SOP</sub> before attempting to read the semaphore. The semaphore value will be available t<sub>SWRD</sub> + t<sub>DOE</sub> after the rising edge of the semaphore write. If the left port was successful (reads a zero), it assumes control over the shared resource, otherwise (reads a one) it assumes the right port has control and continues to poll the semaphore. When the right side has relinquished control of the semaphore (by writing a one), the left side will succeed in gaining control of the semaphore. If the left side no longer requires the semaphore, a one is written to cancel its request. Semaphores are accessed by asserting $\overline{\text{SEM}}$ LOW. The $\overline{\text{SEM}}$ pin functions as a chip enable for the semaphore latches. $\overline{\text{CE}}$ must remain HIGH during $\overline{\text{SEM}}$ LOW. $A_{0-2}$ represents the semaphore address. $\overline{\text{OE}}$ and R/ $\overline{\text{W}}$ are used in the same manner as a normal memory access. When writing or reading a semaphore, the other address pins have no effect. When writing to the semaphore, only $I/O_0$ is used. If a 0 is written to the left port of an unused semaphore, a one will appear at the same semaphore address on the right port. That semaphore can now only be modified by the side showing a zero (the left port in this case). If the left port now relinquishes control by writing a one to the semaphore, the semaphore will be set to one for both sides. However, if the right port had requested the semaphore (written a zero) while the left port had control, the right port would immediately own the semaphore. *Table 2* shows sample semaphore operations. When reading a semaphore, all eight data lines output the semaphore value. The read value is latched in an output register to prevent the semaphore from changing state during a write from the other port. If both ports request a semaphore control by writing a 0 to a semaphore within t<sub>SPS</sub> of each other, it is guaranteed that only one side will gain access to the semaphore. Initialization of the semaphore is not automatic and must be reset during initialization program at power-up. All semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. Table 1. Non-Contending Read/Write | | Inp | puts Outputs | | | | |----|-----|--------------|-----|-------------------------------------|--------------------| | CE | R/W | ΟE | SEM | 1/0 <sub>0</sub> - 1/0 <sub>7</sub> | Operation | | Н | Х | Х | Н | High Z | Power-Down | | Н | Н | L | L | Data Out | Read<br>Semaphore | | X | Х | Н | Х | High Z | I/O Lines Disabled | | Н | L | Х | L | Data In | Write to Semaphore | | L | Н | L | Н | Data Out | Read | | L | L | Х | Н | Data In | Write | | L | Х | Х | Ĺ | | Illegal Condition | Table 2. Semaphore Operation Example | Function | I/O <sub>0-7</sub><br>Left | I/O <sub>0-7</sub><br>Right | Status | |----------------------------------|----------------------------|-----------------------------|-------------------------------------------| | No Action | 1 | 1 | Semaphore free | | Left port writes sema-<br>phore | 0 | 1 | Left port obtains semaphore | | Right port writes 0 to semaphore | 0 | 1 | Right side is denied access | | Left port writes 1 to semaphore | 1 | 0 | Right port is granted access to Semaphore | | Left port writes 0 to semaphore | 1 | 0 | No change. Left port is denied access | | Right port writes 1 to semaphore | 0 | 1 | Left port obtains semaphore | | Left port writes 1 to semaphore | 1 | 1 | No port accessing semaphore address | | Right port writes 0 to semaphore | 1 | 0 | Right port obtains semaphore | | Right port writes 1 to semaphore | 1 | 1 | No port accessing semaphore | | Left port writes 0 to semaphore | 0 | 1 | Left port obtains semaphore | | Left port writes 1 to semaphore | 1 | 1 | No port accessing semaphore | ## **Typical DC and AC Characteristics** ## **Ordering Information** #### 4K x8 Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------|-----------------|-------------------------------------|--------------------| | 15 | CY7C135-15JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | 20 | CY7C135-20JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | 25 | CY7C135-25JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C135-25JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | | 35 | CY7C135-35JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C135-35JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | | 55 | CY7C135-55JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C135-55JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | #### 4K x8 Dual-Port SRAM with Semaphores | Speed (ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |------------|---------------|-----------------|-------------------------------------|--------------------| | 15 | CY7C1342-15JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | 20 | CY7C1342-20JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | 25 | CY7C1342-25JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1342-25JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | | 35 | CY7C1342-35JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1342-35JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | | 55 | CY7C1342-55JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1342-55JI | J69 | 52-Lead Plastic Leaded Chip Carrier | Industrial | #### **Package Diagrams** #### 52-Lead Plastic Leaded Chip Carrier J69