DATA SHEET = # MB7111E/H/7112E/H/Y/7111L/7112L PROGRAMMABLE SCHOTTKY 256-BIT READ ONLY MEMORY #### SCHOTTKY 256-BIT DEAP PROM (32 WORDS x 8 BITS) The Fujitsu MB7111 and MB7112 are high speed Schottky TTL electrically field programmable read only memories organized as 32 words by 8-bits. With uncommitted collector outputs provided on the MB7111 and three-state outputs on the MB7112 memory expansion is simple. The memory is fabricated with all logic "zeros" (positive logic). Logic level "ones" can be programmed by the highly reliable DEAP (Diffused Eutectic Aluminum Process) according to simple programming procedures. The sophisticated passive isolation termed SVG (Shallow V-Groove) with thin epitaxial layer and Schottky TTL process permits minimal chip size and fast access time. The extra test cells and unique testing methods provide enhanced correlation between programmed and unprogrammed circuits in order to perform AC, DC and programming test prior to shipment. This results in extremely high programmability. - Single +5V supply voltage. - Low current PNP inputs. - Power supply current: 100 mA max. (E/H/Y) 40 mA max. (L) - Proven high programmability and reliability. - Programming by DEAP (Diffused Eutectic Aluminum Process). - Fast access time. - Y: 15 ns typ, 20 ns max. - H: 15 ns typ, 25 ns max. - E: 15 ns typ, 35 ns max. - L: 35 ns typ, 50 ns max. - TTL compatible inputs and outputs. - Open collector outputs (MB7111) - 3-state outputs (MB7112) - Two chip enable loads for simplified memory expansion. - JEDEC approned pin out #### ABSOLUTE MAXIMUM RATINGS (see NOTE) | Parameter | | Symbol | Value | Unit | |------------------------------|-----------------|-------------------|-------------------------|-------| | Power Supply Voltage | | V <sub>cc</sub> | -0.5 to +7.0 | ٧ | | Power Supply Voltage (dur | ng programming) | V <sub>CCP</sub> | -0.5 to +7.5 | ٧ | | Input Voltage | | V <sub>IN</sub> | -1.5 to +5.5 | ٧ | | Input Voltage (during progr | amming) | V <sub>IPRG</sub> | 22.5 | ٧ | | Output Voltage (during pro | gramming) | V <sub>OPRG</sub> | -0.5 to +22.5 | V | | Input Current | | I <sub>IN</sub> | -20 | mA | | Input Current (during progra | amming) | IPRG | +270 | mA | | Output Current | | Юит | +100 | mA | | Output Current (during prop | gramming) | lopag | +150 | mA | | Storage Temperature | Ceramic | | -65 to +150 | | | Storage Temperature | Plastic | T <sub>STG</sub> | -40 to +125 | ገ ° ፡ | | Output Voltage | | Vout | -0.5 to V <sub>CC</sub> | V | Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **CERAMIC PACKAGE** DIP-16C-C02 **PLASTIC PACKAGE** FPT-16P-M02 PLASTIC PACKAGE DIP-16P-M04 **CERAMIC PACKAGE** LCC-20C-F02 This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. Quick Pro™ is a trademark of FUJITSU LIMITED Copyright @1990 by FUJITSU LIMITED ## **MODE SELECTION** | Mode | CE Output 01 ~ 08 | | | | |--------------|-------------------|------------------|--|--| | READ | V <sub>IL</sub> | D <sub>out</sub> | | | | CHIP-DISABLE | V <sub>IH</sub> | Hz | | | | WRITE | PV <sub>CE</sub> | Hz | | | D<sub>OUT</sub> : Memory anser Hz : High-impedance PV<sub>CE</sub>: 20 V (See programming information) # CAPACITANCE (f = 1MHz, Vcc = +5V, Vin = +2V, Ta = 25°C) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------|--------|-----|-----|-----|------| | Input Capacitance | Cı | | | 10 | pF | | Output Capacitance | Со | | | 12 | pF | ## **GUARANTEED OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------|-----------------|------|-----|------|------| | Supply Voltage | V <sub>cc</sub> | 4.75 | 5.0 | 5.25 | ٧ | | Input Low Voltage | V <sub>IL</sub> | 0 | | 0.8 | ٧ | | Input High Voltage | V <sub>IH</sub> | 2.0 | | 5.5 | V | | Ambient Temperature | TA | 0 | | 75 | °C | ### DC CHARACTERISTICS (Full guaranteed operating conditions unless otherwise noted) | Parameter | | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------------------------|-------------------|-----|-----|-----------------|------| | Input Leakage Current (V <sub>IH</sub> = 5.5 | V) | l <sub>R</sub> | | | 40 | μΑ | | Input Low Current (V <sub>IL</sub> = 0.45V) | | l <sub>F</sub> | | | -250 | μА | | Output Low Valtage | I <sub>OL</sub> = 10 mA | Vol | | | 0.45 | ٧ | | Output Low Voltage | I <sub>OL</sub> = 16 mA | VOL | | | 0.50 | ٧ | | Output Leakage Current (Vo = 2.4V, chip disabled) | MB7111 | l <sub>oux</sub> | | | 40 | μΑ | | Output Leakage Current (V <sub>o</sub> = 2.4V, chip disabled) | MB7112 | Гоін | | | 40 | μА | | Output Leakage Current (Vo = 0.45V, chip disabled) | MB7112 | l <sub>OIL</sub> | | | <del>-4</del> 0 | μΑ | | Input Clamp Voltage (I <sub>IN</sub> = −18 n | ıA) | V <sub>IC</sub> | | | -1.2 | ٧ | | Power Supply Current | E/H/Y | Icc | | 70 | 100 | | | (V <sub>IN</sub> = OPEN or GND) | L | 100 | | 25 | 40 | mA | | Output High Voltage<br>(I <sub>o</sub> = -2.4 mA) | MB7112 | V <sub>oh</sub> * | 2.4 | | | ٧ | | Output Short Circuit Current (Vo = GND) | MB7112 | los* | 1.5 | | -60 | mA | Notes: \*1. Denote guaranteed characteristics of the output high-level (ON) state when the chip is enabled (V<sub>CE</sub> ≡0.4V) and the programmed bit is addressed. These characteristics cannot be tested prior to programming, but are guaranteed by factor testing. <sup>\*2.</sup> This value denotes conditions at $T_A = 25$ °C and $V_{CC} = +5V$ . ### **AC CHARACTERISTICS** (Full guaranteed operating conditions unless otherwise noted) | Parameter | Complete. | Į i | E | 1 | Н | | Υ | | L | Unit | |---------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|---------| | | Symbol | Тур | Max | Тур | Max | Тур | Max | Тур | Max | O I III | | Access Time (via address input) | t <sub>AA</sub> | 15 | 35 | 15 | 25 | 15 | 20 | 35 | 50 | ns | | Output Disable Time | t <sub>DIS</sub> | 15 | 25 | 15 | 20 | 15 | 20 | 20 | 30 | ns | | Output Enable Time | t <sub>EN</sub> | 10 | 20 | 10 | 20 | 10 | 15 | 20 | 30 | ns | Note: Using Wired-OR outputs, this value is equivalent to the output enable time ( $t_{EN}$ ) of the device. Note: Output disable time is the time taken for the output to reach a high impedance state when chip enable goes high. Output enable time is the time taken for the output to become active when chip enable goes low. The high impedance state is defined as a point on the output waveform, that is 0.5V from the active output level. ### INPUT/OUTPUT CIRCUIT INFORMATION #### **INPUT** In the input circuit, Schottky TTL circuit technology is used to achieve high-speed operation. A PNP transistor in the first stage of input circuit remarkably improves input high/low current characteristics. Also, the input circuit includes a protection diode for reliable operation. #### **OPEN-COLLECTOR OUTPUT** Open-collector output is often utilized in high speed applications where power dissipation must be minimized. When the device is switched, there is no current sourced from the supply rail. Consequently, the current spike normally associated with TTL totempole outputs is eliminated. In high frequency applications, this minimizes noise problems (false triggering) as well as power drain, for example, the transient current (low impedance highlevel to low impedance low-level) is typically 30mA for the MB7112 (3-state) compared to 0mA for the MB7111 (open-collector). #### **THREE-STATE OUTPUT** A "three-state" output is a logic element which has three distinct output states of ZERO, ONE and OFF (wherein OFF represents a high impedance condition which can neither sink nor source current at a definable logic level.) Effectively, then, the device has all the desirable features of a totem-pole TTL output (e.g., greater noise immunity, good rise time, line driving capacity), plus the ability to connect to bus-organized systems. If two devices are on at the same time, the possibility exists that they may be in opposite low impedance states simultaneously, with short circuit current from one enabled device. While physical damage under these conditions is unlikely, system noise problems could result. Therefore, the system designer should ensure that this condition does not exist. # **INPUT/OUTPUT CIRCUIT INFORMATION (Continued)** In the output circuit, Schottky TTL circuit technology is used to active high-speed operation. A PNP transistor in the output circuit decreases the load on the Chip Enable circuit. ### TYPICAL CHARACTERISTICS CURVES Fig. 7 – IINA INPUT CURRENT VS. VIN INPUT VOLTAGE Fig. 8 – linc INPUT CURRENT vs. Vin INPUT VOLTAGE # **TYPICAL CHARACTERISTICS CURVES (Continued)** Fig. 9 – IoL OUTPUT LOW CURRENT vs. Vol OUTPUT LOW VOLTAGE Fig. 11 — taa ACCESS TIME vs. AMBIENT TEMPERATURE Fig. 13 – taa ACCESS TIME vs. AMBIENT TEMPERATURE TA, AMBIENT TEMPERATURE (°C) Fig. 10 – IOH OUTPUT HIGH CURRENT VS. VOH OUTPUT HIGH VOLTAGE Fig. 12 – tax ACCESS TIME vs. AMBIENT TEMPERATURE Fig. 14 – taa ACCESS TIME # **TYPICAL CHARACTERISTICS CURVES (Continued)** # **TYPICAL CHARACTERISTICS CURVES (Continued)** ### PROGRAMMING INFORMATION #### **FUJITSU PROM TECHNOLOGY** The Fujitsu MB7100 series is the junctionshorting Schottky PROM. A memory cell consists of a programmable element of a PN diode and a vertically connected PNP transistor. The current blocking state of the reverse diode is changed to the current conducting state of the shorted-junction diode by programming. The programming element of the PN diode uses the N+ and P+ diffusion layer, the PNP transistor uses a P+ diffusion layer, an N+ epitaxial layer, and a P- substrate (Fig. 27). Each word line island is divided by passive isolations named IOP (Isolation by Oxide and Poly-silicon), and each memory cell in the same island is divided by the passive isolation named SVG (Shallow V-Grove). The vertical structure of the junction-shorting memory cell makes a high packing density possible. In programming, reverse current pulses are applied to the cathod of the PN diode. This increases the temperature at the junction. When the temperature reaches the point where the silicon and aluminum form a eutectic, the eutectic diffuses from the surface of the the metal-silicon contact region to the anode of the PN diode, and results in junction shorting. This program technique was therefore named "Diffused Eutectic Aluminum Process" (DEAP). Once the junction is shorted, the power dissipation at the junction decreases to less than one fifth, and the temperature decreases. This drop in temperature stops further diffusion of the eutectic, and protects the PNP transistor from destruction. #### SPECIAL FACTORY TESTING Extra rows and extra columns of test cells, plus additional circuitry built into the PROM chip, allow improved factory testing of DC, AC and programming characteristics. These test cells and test circuitry provide enhanced between ## **PROGRAMMING INFORMATION (Continued)** programmed and unprogrammed circuits in order to guarantee high programmability and reliability. #### PROGRAMMING (in electrical view) The device is manufactured with outputs low (positive logic "zero") in all storage cells. An output at the selected cell is charged to high (logic "one") by programming. As shown in Fig. 28, transistor $Q_1$ is turned on to select the desired bit for programming by using five all address inputs. By applying the PV<sub>CE</sub> pulse voltage, the chip is disabled and transistor $Q_3$ is held off. Then, a train of programming pulses applied to the desired output flows through transistor $Q_2$ and memory cell into transistor $Q_1$ . This programming current changes the program- mable element to the conducting state. The pulse train is stopped and two additional programming pulses are then applied to assure that the element is programmed properly, as soon as the output voltage indicates that the selected cell is in the logic "one" state. One output must be programmed at a time since the internal decoding circuit is capable of sinking only one unit of programming current at a time. #### **VERIFICATION** After the device has been programmed, the correct program pattern can be verified by taking chip enable input low. To guarantee full supply voltage and full temperature range operation, a programmed device should source 2.4mA at V<sub>OH</sub> = 2.4V and V<sub>CC</sub> = 7.0V at 25°C ambient temperature. #### LIABILITY Fujitsu utilizes an extensive testing procedure to ensure device performance prior to shipment. However, 100% programmability is not guaranteed, and it is imperative that this specification be rigorously adhered to in order to achieve a satisfactory programming yield. Fujitsu will not accept responsibility for any device found defective if it was not programmed according to this specification. Devices returned to Fujitsu as defective must be accompanied by a complete truth table with clearly indicated locations of supposedly defective memory cells. #### DC SPECIFICATIONS (T<sub>A</sub> = 25°C) | Parameter | Symbol | | Min | Тур | Max | Unit | |--------------------------------------|------------------|----|------|-----|------|----------| | Input Low Level | V <sub>IL</sub> | _ | 0 | | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | | 2.0 | | 5.25 | ٧ | | Power Supply Voltage | PVcc | P: | 6.7 | 7.0 | 7.3 | <b>~</b> | | | 1 466 | R: | 4.75 | 5.0 | 5.25 | • | | Programming Pulse Current | I <sub>PRG</sub> | | 120 | | 130 | mA | | PV <sub>cE</sub> Pulse Voltage | PV <sub>CE</sub> | | 20 | 20 | 22 | ٧ | | Programming Pulse Clamp Voltage | $V_{PRG}$ | | 20 | 20 | 22 | ٧ | | PV <sub>CE</sub> Pulse Clamp Current | Pl <sub>CE</sub> | | 230 | | 260 | э<br>mA | | Reference Voltage for a Prog. "1" | V <sub>REF</sub> | | 1.0 | 1.5 | 2.4 | ٧ | #### AC SPECIFICATIONS (TA = 25°C) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------|--------------------------------|-----|-----|------|--------| | Programming Pulse Cycle Time | toyo | 40 | 50 | 60 | μs | | Programming Pulse Width | t <sub>PW</sub> <sup>(1)</sup> | 10 | 11 | 12 | μs | | Programming Pulse Rise Time | ţ,(2) | _ | - | 2 | μs | | PVcz Pulse Rise Time | ţ(3) | - | - | 2 | μs | | PV <sub>cc</sub> Pulse Rise Time | ţ,(4) | - | - | 2 | μs | | Programming Pulse Fall Time | t/5) | _ | _ | 2 | μs | | PV <sub>CE</sub> Pulse Fall Time | fte) | | _ | 2 | μs | | PV <sub>cc</sub> Pulse Fall Time | t/7) | - | - | 2 | μs | | Address Input Set-up Time | tsa | 2 | - | _ | μs | | PV <sub>CE</sub> Set-up Time | t <sub>SP</sub> <sup>(8)</sup> | 4 | _ | _ | μs | | PV <sub>cc</sub> Pulse Set-up Time | tsv | 4 | _ | _ | μs | | Address Input Hold Time | t <sub>HA</sub> | 2 | _ | - | μs | | PV <sub>cE</sub> Hold Time | t <sub>HP</sub> (9) | 2 | _ | _ | μs | | PV <sub>cc</sub> Pulse Hold Time | t <sub>HV</sub> | 2 | | - | μs | | PV <sub>CE</sub> Pulse Trailing Edge to Read Strobe Time | t <sub>PR</sub> (10) | 10 | _ | - | μs | | Progframming Pulse Number | n | - | - | 100 | Times | | Programming Time/Bit | _ | 120 | 150 | 6120 | μs/bit | | Additional Programming Pulse Number | - | 2 | 2 | 2 | Times | - Note: (1) Stipulated $200\Omega$ load and 15V. - (2) From 1V to 19V (200 $\Omega$ load). - (3) From 1V to 19V. - (4) From 5.2V to 6.8V. - (5) From 19V to 1V (200 $\Omega$ load). - (6) From 19V to 1V. - (7) From 6.8V to 5.2V. - (8) From PV<sub>CE</sub> pulse 19V to programming pulse 1V. - (9) From programming pulse 1V to $PV_{CE}$ pulse 19V. - (10) From PV<sub>CE</sub> pulse 1V to read strobe. # **PROGRAMMING INFORMATION (Continued)** #### PROGRAMMING PROCEDURE - 1. Apply power; $V_{cc} = PV_{cc}$ , GND = 0V. - 2. Select the desired bit. - Read the output to confirm the voltage V<sub>o</sub> = low. (If V<sub>o</sub> = high, select the next desired bit.) - 4. Apply a 20V pulse voltage to the PV<sub>CE</sub> input. - Apply a programming pulse with amplitude of 125 mA and duration of t<sub>PW</sub> (11 μs) after a delay of t<sub>SP</sub> (4 μs). - 6. Read the output $V_{\text{O}}$ after a delay of $t_{\text{PR}}$ (10 $\mu s$ ). - a) If $V_0$ = low, repeat steps "4", "5" and "6" with cycle time of $t_{CYC}$ (50 $\mu$ s). - b) If V<sub>o</sub> = high, apply 2 additional programming pulses to provide a highly reliable memory cell. - Select the next desired bit after a delay of t<sub>HA</sub> (2 μs). #### NOTE: - 1) Programming must be done bit by bit. - Ambient temperature during programming must be room temperature. (25°C ± 2°C) ### **PACKAGE DIMENSIONS** Suffix (:-Z) # **PACKAGE DIMENSIONS (Continued)** Suffix (: -M) ## **PACKAGE DIMENSIONS (Continued)** Suffix (:-PF) ## **PACKAGE DIMENSIONS (Continued)** (Suffix (: -TV) #### All Rights Reserved. Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for construction purposes is not necessarily given. The Information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies. The Information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu. Fujitsu reserves the right to change products or specifications without notice. No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu.