# CMOS EEPROM # 32K x 8 Bit CMOS Electrically Erasable PROM ### **FEATURES** - Operating Temperature Range - KM28C256: Commercial - KM28C256l: Industrial - . Simple Byte Write & Page Write - Single TTL Level Write Signal - Internal Address and Data Latch - Automatic Write Timing - Automatic Internal Erase-Before-Write - Fast Write Cycle Time - 64-byte Page Write Operation - 5ms Byte and Page Write Cycle Time - Complete Memory Rewrite: 2.5 seconds - Data Poiling and Toggle bit for End of Write Detection - Single 5 volt Supply - Fast Access Time: 150ns - Power: 100μA—Standby (max.) 40mA—Operating (max.) - Hardware and Software Data Protection - Reliable CMOS Floating—Gate Technology - Endurance: 100,000 - Data Retention: 10 years - JEDEC Approved Byte-Wide Pinout ### GENERAL DESCRIPTION The KM28C256 is a 32,768 × 8 bit Electrically Erasable Programable Read Only Memory. It is fabricated with the floating-gate CMOS technology using Fowler-Nordheim tunneling for erasing and programming. Writing data into the KM28C256 is very simple. The internally self-timed writing cycle latches both address and data to provide a free system bus during the 5ms write period. A 64-byte page write enables an entire chip written in 2.5 seconds. The KM28C256 also features Data polling and Toggle bit schemes that signal the processor the early completion of a write cycle without requiring any external hardware. The KM28C256 is designed for applications up to 100,000 write cycles per byte. Its on-chip Error Checking and Correction scheme improves the endurance to over 100,000 write cycles. ## FUNCTIONAL BLOCK DIAGRAM ## PIN CONFIGURATION | Pin Name | Pin Function | |---------------------------------|---------------------| | A <sub>0</sub> -A <sub>14</sub> | Address Inputs | | 1/00-1/07 | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | N.C. | No Connection | | Vcc | + 5V | | GND | Ground | # **CMOS EEPROM** ### **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | | Symbol | Rating | Unit | | |------------------------------|-------------------------|-------------------|-------------|------|--| | Voltage on Any Pin Relative | Any Pin Relative to Vss | | -0.3 to 7.0 | | | | | Commercial | - | -10 to +125 | °C | | | Temperature Under Bias | Industrial | T <sub>bias</sub> | -65 to +150 | °C | | | Storage Temperature | | T <sub>stg</sub> | -65 to +150 | °C | | | Short Circuit Output Current | | los | 5 | mA | | Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS KM28C256: Voltage reference to Vss, TA = 0°C to +70°C KM28C2561: Voltage reference to Vss, TA = -40°C to +85°C | Parameter | Symbol | Min | Тур | Max | Unit | |----------------|-----------------|-----|-----|-----|------| | Supply Voltage | Vcc | 4.5 | 5.0 | 5.5 | ٧ | | Supply Voltage | V <sub>ss</sub> | 0 | 0 | 0 | ٧ | ### DC OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |-------------------------------------|------------------|---------------------------------------------------------------------------------------------------|------|-----------------------|------| | Operating Current | Icc | CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub> ,<br>ail I/O's = open<br>all addresses* (Note 1) | _ | 40 | mA | | Standby Current (TTL) | I <sub>SB1</sub> | CE = V <sub>IH</sub> , all I/O's = open | _ | 1 | mA | | Standby Current (CMOS) | I <sub>SB2</sub> | CE = V <sub>cc</sub> - 0.2, all I/O's = open | _ | 100 | μΑ | | Input Leakage Current | lu | V <sub>IN</sub> = 0 to 5.5V | _ | 10 | μΑ | | Output Leakage Current | ILO | V <sub>OUT</sub> = 0 to 5.5V | _ | 10 | μΑ | | Input High Voltage, all Inputs | V <sub>IH</sub> | | 2.0 | V <sub>cc</sub> + 0.3 | ٧ | | Input Low Voltage, all Inputs | V <sub>IL</sub> | | -0.3 | 0.8 | ٧ | | Output High Voltage Level | V <sub>OH</sub> | $I_{OH} = -400\mu A$ | 2.4 | | ٧ | | Output Low Voltage Level | VoL | I <sub>OL</sub> = 2.1mA | - | 0.4 | ٧ | | Write Inhibit V <sub>CC</sub> Level | Vwi | | 3.0 | _ | ٧ | <sup>\*</sup> Note 1. All addresses toggling from $V_{\text{IL}}$ to $V_{\text{IH}}$ at 6.7MHz # **CMOS EEPROM** ### CAPACITANCE (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, f = 1.0 MHz) | Parameter | Symbol | Conditions | Min | Max | Unit | |--------------------------|--------|-----------------------|-----|-----|------| | Input/Output Capacitance | Cvo | V <sub>1/O</sub> = 0V | _ | 10 | pF | | Input Capacitance | Cin | V <sub>IN</sub> = 0V | | 6 | pF | Note: Capacitance is periodically sampled and not 100% tested. ## **MODE SELECTION** | CE | ŌĒ | WE | Mode | VO | Power | |----------|----|-----|-------------------------|--------------------------|---------| | L | L | Н | Read | D <sub>оит</sub> | Active | | L | Н | L | Write | D <sub>IN</sub> | Active | | | • | н | Data-Polling | $I/O_7 = \overline{D}_7$ | Active | | <b>L</b> | L | п п | Toggle Bit | I/O <sub>6</sub> | Active | | Н | х | Х | Standby & Write Inhibit | High-Z | Standby | | Х | L | Х | Write Inhibit | _ | _ | | X | Х | н | Write Inhibit | _ | _ | #### AC CHARACTERISTICS KM28C256: $T_A = 0$ °C to +70°C, $V_{CC} = 5V \pm 10\%$ , unless otherwise noted. KM28C256I: $T_A = -40$ °C to +85°C, $V_{CC} = 5V \pm 10\%$ , unless otherwise noted. ### **TEST CONDITIONS** | Parameter | Value | |--------------------------------------------|--------------------------------------| | Input Pulse Levels | 0.45V to 2.4V | | Input Rise and Fall Times | 20 ns | | Input and Output Timing measurement Levels | 0.8V and 2.0V | | Output Load | 1 TTL Gate and C <sub>L</sub> =100pF | #### **READ CYCLE** | Parameter | nmeter Symbol | KM28C256-15<br>KM28C256I-15 | | KM28C256-20<br>KM28C256I-20 | | KM28C256-25<br>KM28C256I-25 | | Unit | |--------------------------------------------|-----------------|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | | Min | Max | Min | Max | Min | Max | | | Read Cycle Time | t <sub>RC</sub> | 150 | | 200 | [ | 250 | | ns | | Chip Enable Access Time | t <sub>CE</sub> | | 150 | | 200 | | 250 | ns | | Address Access Time | tas | | 150 | | 200 | | 250 | ns | | Output Enable Access Time | toE | | 80 | | 100 | | 120 | ns | | Output or Chip Disable to<br>Output High-Z | t <sub>DF</sub> | 0 | 50 | 0 | 50 | 0 | 50 | ns | | Output Hold from Address Change | tон | 0 | | 0 | | 0 | | ns | # **CMOS EEPROM** ## WRITE CYCLE | Parameter | Symbol | Min | Max | Unit | |----------------------------------|------------------|-----|-----|------| | Write Cycle Time | two | | 5 | ms | | Address Set-Up Time | tas | 0 | | ns | | Address Hold Time | t <sub>AH</sub> | 80 | | ns | | Write Set-Up Time | t <sub>cs</sub> | 0 | | ns | | Write Hold Time | t <sub>CH</sub> | 0 | | ns | | CE Pulse Width | tow | 100 | | ns | | Output Enable Set-Up Time | toes | 10 | | ns | | Output Enable Hold Time | t <sub>OEH</sub> | 10 | | ns | | WE Pulse Width | t <sub>WP</sub> | 100 | | ns | | Data Set-Up Time | t <sub>DS</sub> | 50 | | ns | | Data Hold Time | t <sub>DH</sub> | 0 | | ns | | Byte Load Cycle Time | t <sub>BLC</sub> | 0.2 | 150 | μS | | Last Byte Loaded to Data Polling | t <sub>LP</sub> | | 200 | ns | Note: The timer for $t_{BLC}$ is reset at a falling edge of $\overline{WE}$ and starts at a rising edge of $\overline{WE}$ . ### **TIMING DIAGRAMS** ### READ CYCLE WE = VIH # **CMOS EEPROM** # TIMING DIAGRAMS (Continued) WE CONTROLLED WRITE CYCLE ### **CE CONTROLLED WRITE CYCLE** # **CMOS EEPROM** # TIMING DIAGRAMS (Continued) PAGE MODE WRITE (WE CONTROLLED WRITE CYCLE) # PAGE MODE WRITE (CE CONTROLLED WRITE CYCLE) \*NOTE 1. I/O7 Outputs Dinn when the chip is read. I/Os is toggling between "1" and "0" when the chip is successively read # **CMOS EEPROM** ### TIMING DIAGRAMS (Continued) ### DATA POLLING CYCLE \* During the write cycle, I/O $_7$ will produce an inverted data of the last I/O $_7$ data, loaded into the EEPROM ### **TOGGLE BIT CYCLE** \*During the write cycle, I/O6 will toggle between '1' and '0' ### CMOS EEPROM # DEVICE OPERATION READ Reading data from the KM28C256 is similar to reading data from a SRAM. A read cycle occurs when $\overline{WE}$ is high and $\overline{CE}$ and $\overline{OE}$ are low. If either $\overline{CE}$ or $\overline{OE}$ goes high the read cycle is terminated. This two line control eliminates bus contention in a system environment. The Data I/O pins are in the high impedance state whenever $\overline{OE}$ or $\overline{CE}$ is high. #### STANDBY Power consumption is reduced to less than $100\mu A$ by deselecting the device with a high input on $\overline{CE}$ . Whenever $\overline{CE}$ is high, the device is in the standby mode and $I/O_0$ - $I/O_7$ are in the high impedance state, regardless of the state of $\overline{OE}$ or $\overline{WE}$ . #### WRITE Writing data into the KM28C256 is easy. Only a single 5V supply and TTL level signals are required. The on-chip data latches, address latches, high voltage generator, and fully self-timed control logic make writing as easy as writing to a SRAM. #### \*\*\*\* BYTE WRITE MODE \*\*\*\* The byte write of the KM28C256 is only a part of the page write. A single byte data loading followed by a $t_{\rm BLC}$ time-out and by a nonvolatile write cycle will complete a byte mode write. #### \*\*\*\* PAGE WRITE MODE \*\*\*\* The KM28C256 allows up to 64 bytes to be written in a single page write cycle. A page write cycle consists of a data loading period, in which from 1 to 64 bytes of data are loaded into the KM28C256 internal registers and a nonvolatile write period, in which the loaded data in the registers is written to the EEPROM cells of the selected page. Data is loaded into the KM28C256 by sequentially pulsing $\overline{WE}$ with $\overline{CE}$ low and $\overline{OE}$ high. For each addressed location in the page, address is latched on the falling edge of $\overline{WE}$ and data is latched on the rising edge of $\overline{WE}$ . The data can be loaded in any "Y" address ( $A_0$ - $A_5$ ) order (i.e. data need not be loaded into consecutive locations in memory in anypage) and can be renewed in a data loading period. Since the timer for loading the data ( $t_{BLC}$ ) is reset at the falling edge of $\overline{WE}$ and starts at every rising edge of $\overline{WE}$ , the only requirement on $\overline{WE}$ to continue loading the data is that the interval between $\overline{WE}$ pulses does not exceed the maximum $t_{BLC}$ (150 $\mu$ s). If $\overline{OE}$ goes low during the data loading period, further attempt to load the data will be ignored because the external $\overline{WE}$ signal is blocked by the $\overline{OE}$ signal internally. Consequently, the $t_{BLC}$ timer is not reset by the external $\overline{WE}$ pulse if $\overline{OE}$ is low. The nonvolatile write starts if $\overline{WE}$ stays high for at least $t_{BLC}$ maximum (150 $\mu$ s) after the last $\overline{WE}$ low to high transition. The page address for the nonvolatile write is the "X" address (A<sub>0</sub>-A<sub>1</sub>) latched on the last $\overline{WE}$ . The nonvolatile write period consists of an erase period and a program cycle. During the erase period, the existing data of the locations being addressed are erased. The new data latched at the register are written into the locations during the program cycle. Note that only the addressed locations in a page are rewritten during a page write cycle. The KM28C256 also supports a $\overline{CE}$ controlled write cycle. That means $\overline{CE}$ can be used to latch the address and data as well as $\overline{WE}$ . #### DATA PROTECTION Features have been designed into the KM28C256 to prevent unwanted write cycles during power supply transitions and system noise periods. The KM28C256 has a protection feature against $\overline{WE}$ noises; a $\overline{WE}$ noise the width of which shorter than 20ns (typ.) will not start any unwanted write cycle. Write cycles are also inhibited when $V_{CC}$ is less than $V_{WI}=3.0$ volts, the write inhibit $V_{CC}$ level. During power-up, the KM28C256 automatically prevents any write operation for a period of 5ms (min.) after $V_{CC}$ reaches the $V_{WI}$ level. This will provide the system with sufficient time to bring $\overline{WE}$ and $\overline{CE}$ to a high level before a write can occur. Read cycles can be executed during this initialization period. Holding either $\overline{OE}$ low or $\overline{WE}$ high or $\overline{CE}$ high during power-on and power-off will inhibit inadvertent writes. #### \*\*\*\* SOFTWARE DATA PROTECTION \*\*\*\* The KM28C256 has the JEDEC standard software data protection scheme for enhanced protection of stored data. The scheme does not affect normal write operations if it is not enabled through a SDP enable software algorithm. The protection mode can be enabled by executing a short SDP enable software algorithm, followed by a write operation, either a single byte write or page write operation. Once the protection mode is enabled, the KM28C256 will not write any data if the SDP enable software algorithm is not preceded. The data protection function can be disabled by executing a SDP disable software algorithm. Power transitions will not reset the SDP feature All the data and address timings for the SDP enable and disable are identical to those of a page write cycle. # CMOS EEPROM #### **DEVICE OPERATION** (Continued) # WRITE COMPLETION INDICATORS \*\*\*\* DATA POLLING \*\*\*\* The KM28C256 features DATA-Polling at I/O7 to detect the completion of a write cycle using a simple read and compare operation. Such a scheme does not require any external hardware. During the write period, any attempt to read of last byte the EEPROM will produce, at I/O7, an inverted value of the last I/O7 data loaded in to the EEPROM(I/O<sub>0</sub>-IO<sub>6</sub> are at the high impedance state). True data will be produced at all I/O's once the write cycle has been completed. #### \*\*\*\* TOGGLE BIT \*\*\*\* The KM28C256 also provides a toggle bit at I/O6 to determine the end of a write cycle. During the write cycle, successive attempts to read the EEPROM will toggle I/Os between '1' and '0'. Once the write cycle is complete, the toggling will stop and valid data will be read. ## **ENDURANCE AND DATA RETENTION** Load data AA Address 5555 Load data 55 Tο Load data 80 Address 5555 Load data AA Tο Address 5555 Load data 55 To Address 2AAA Load data 20 To Address 5555 Page Byte Write \*2 After twc, Write Protection State is Deactivated \*4 The KM28C256 is designed for applications requiring up to 100,000 write cycles per byte and ten years of data retention. This means that each byte can be reliably written 100,000 times without degrading device operation. The device also features an on-chip Error Checking and Correction scheme that can detect and correct any single bit failure in a byte, and hence, significant improvements in the endurance and data retention characteristics are achieved. #### SOFTWARE DATA PROTECTION ALGORITHM\*1 # **CMOS EEPROM** # TIMING DIAGRAM OF SOFTWARE DATA PROTECTION ### SDP ENABLE TIMING SEQUENCE ## SDP DISABLE TIMING SEQUENCE <sup>\* ≤</sup>t<sub>BLC</sub> max. Note 1: 1 to 64 byte of data maybe loaded in random order. ## PACKAGE DIMENSIONS (Continued) 28 LEAD PLASTIC DUAL IN LINE PACKAGE ### 32 PIN PLASTIC LEADED CHIP CARRIER 0.06 (1.52)