- State-of-the-Art EPIC-IIB ${ }^{\text {TM }}$ BiCMOS Design Significantly Reduces Power Dissipation
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical $\mathrm{V}_{\text {OLP }}$ (Output Ground Bounce) $<1 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- High-Impedance State During Power Up and Power Down
- High-Drive Outputs ( $-32-\mathrm{mA} \mathrm{I}_{\mathrm{OH}}, 64-\mathrm{mA} \mathrm{IOL}^{\text {) }}$
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Plastic (NT) and Ceramic (JT) DIPs


## description

These 10 -bit flip-flops feature 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.

The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the devices provide true data at the Q outputs.
A buffered output-enable ( $\overline{\mathrm{OE}}$ ) input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
$\overline{\mathrm{OE}}$ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

When $\mathrm{V}_{\mathrm{CC}}$ is between 0 and 2.1 V , the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above $2.1 \mathrm{~V}, \overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN54ABT821 is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74ABT821A is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

| (each flip-flop) |  |  |  |
| :---: | :---: | :---: | :---: |
| INPUTS |  |  | OUTPUT |
| $\overline{\text { OE }}$ | CLK | D | Q |
| L | $\uparrow$ | $H$ | $H$ |
| $L$ | $\uparrow$ | L | L |
| $L$ | $H$ or $L$ | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

## logic symbol $\dagger$


$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
Pin numbers shown are for the DB, DW, JT, NT, and W packages.
logic diagram (positive logic)


Pin numbers shown are for the DB, DW, JT, NT, and W packages.

INSTRUMENTS

# SN54ABT821, SN74ABT821A 10-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS 

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ | -0.5 V to 7 V |
| :---: | :---: |
| Input voltage range, $\mathrm{V}_{1}$ (see Note 1) | -0.5 V to 7 V |
| Voltage range applied to any output in the high or power-off st | -0.5 V to 5.5 V |
| Current into any output in the low state, $\mathrm{I}_{\mathrm{O}}$ : SN54ABT821 | 96 mA |
| SN74ABT821A | 128 mA |
| Input clamp current, $\mathrm{I}_{\mathrm{IK}}\left(\mathrm{V}_{\mathrm{I}}<0\right)$ | -18 mA |
| Output clamp current, $\mathrm{I}_{\mathrm{OK}}\left(\mathrm{V}_{\mathrm{O}}<0\right)$ | -50 mA |
| Package thermal impedance, $\theta_{\text {JA }}$ (see Note 2): DB package | $104^{\circ} \mathrm{C} / \mathrm{W}$ |
| DW package | $81^{\circ} \mathrm{C} / \mathrm{W}$ |
| NT package | $67^{\circ} \mathrm{C} / \mathrm{W}$ |


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for through-hole packages, which use a trace length of zero.
recommended operating conditions (see Note 3)

|  |  | SN54ABT821 |  | SN74ABT821A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage | 0 | $\mathrm{V}_{\mathrm{CC}}$ | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| IOH | High-level output current |  | -24 |  | -32 | mA |
| lOL | Low-level output current |  | 48 |  | 64 | mA |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |  | 10 |  | 10 | $\mathrm{ns} / \mathrm{V}$ |
| $\Delta t / \Delta \mathrm{V}_{\mathrm{CC}}$ | Power-up ramp rate | 200 |  | 200 |  | $\mu \mathrm{s} / \mathrm{V}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54ABT821 |  | SN74ABT821A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\dagger$ | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\text {IK }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $1 \mathrm{l}=-18 \mathrm{~mA}$ |  |  | -1.2 |  | -1.2 |  | -1.2 | V |
| VOH | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.5 |  |  | 2.5 |  | 2.5 |  | V |
|  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, | $\mathrm{OH}=-3 \mathrm{~mA}$ | 3 |  |  | 3 |  | 3 |  |  |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{I} \mathrm{OH}=-24 \mathrm{~mA}$ | 2 |  |  | 2 |  |  |  |  |
|  |  | $\mathrm{I} \mathrm{OH}=-32 \mathrm{~mA}$ | $2^{*}$ |  |  |  |  | 2 |  |  |
| VOL | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}=48 \mathrm{~mA}$ |  |  | 0.55 |  | 0.55 |  |  | V |
|  |  | $\mathrm{IOL}=64 \mathrm{~mA}$ |  |  | 0.55* |  |  |  | 0.55 |  |
| $V_{\text {hys }}$ |  |  |  | 100 |  |  |  |  |  | mV |
| II | $\mathrm{V}_{\mathrm{CC}}=0$ to 5.5 V , | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or GND |  |  | $\pm 1$ |  | $\pm 1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IOZPU ${ }^{\ddagger}$ | $\mathrm{V}_{\mathrm{CC}}=0$ to $2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5$ to $2.7 \mathrm{~V}, \overline{\mathrm{OE}}=\mathrm{X}$ |  |  |  | $\pm 50$ * |  |  |  | $\pm 50$ | $\mu \mathrm{A}$ |
| IOZPD ${ }^{\ddagger}$ | $\mathrm{V}_{\mathrm{CC}}=2.1 \mathrm{~V}$ to $0, \mathrm{~V}_{\mathrm{O}}=0.5$ to $2.7 \mathrm{~V}, \overline{\mathrm{OE}}=\mathrm{X}$ |  |  |  | $\pm 50$ * |  |  |  | $\pm 50$ | $\mu \mathrm{A}$ |
| IOZH | $\mathrm{V}_{\mathrm{CC}}=2.1 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.7 \mathrm{~V}, \overline{\mathrm{OE}} \geq 2 \mathrm{~V}$ |  |  |  | 10 |  | 10 |  | 10 | $\mu \mathrm{A}$ |
| IOZL | $\mathrm{V}_{\mathrm{CC}}=2.1 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}, \overline{\mathrm{OE}} \geq 2 \mathrm{~V}$ |  |  |  | -10 |  | -10 |  | -10 | $\mu \mathrm{A}$ |
| 1 off | $\mathrm{V}_{\mathrm{CC}}=0$, | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}} \leq 4.5 \mathrm{~V}$ |  |  | $\pm 100$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| ICEX | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=5.5 \mathrm{~V}$ | Outputs high |  |  | 50 |  | 50 |  | 50 | $\mu \mathrm{A}$ |
| 10 § | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | -50 | -100 | -180 | -50 | -180 | -50 | -180 | mA |
| ICC | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=0, \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | Outputs high |  | 1 | 250 |  | 250 |  | 250 | $\mu \mathrm{A}$ |
|  |  | Outputs low |  | 24 | 38 |  | 38 |  | 38 | mA |
|  |  | Outputs disabled |  | 0.5 | 250 |  | 250 |  | 250 | $\mu \mathrm{A}$ |
| ${ }^{\text {a }} \mathrm{CCW}$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, One input at 3.4 V , Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND |  |  |  | 1.5 |  | 1.5 |  | 1.5 | mA |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=2.5 \mathrm{~V}$ or 0.5 V |  |  | 3.5 |  |  |  |  |  | pF |
| $\mathrm{C}_{0}$ | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ or 0.5 V |  |  | 7.5 |  |  |  |  |  | pF |

* On products compliant to MIL-PRF-38535, this parameter does not apply.
$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
$\ddagger$ This parameter is characterized, but not production tested.
§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
IThis is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{C C}$ or GND.
timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~T}_{\mathrm{A}}= \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V}, \\ & 5^{\circ} \mathrm{C} \end{aligned}$ | SN54A | T821 | SN74A | 821A | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 0 | 125 | 0 | 125 | 0 | 125 | MHz |
| $t_{\text {w }}$ | Pulse duration, CLK high or low | High | 2.9 |  | 2.9 |  | 2.9 |  | ns |
|  |  | Low | 3.8 |  | 3.8 |  | 3.8 |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time, data before CLK $\uparrow$ |  | 2.1 |  | 2.1 |  | 2.1 |  | ns |
| th | Hold time, data after CLK $\uparrow$ |  | 1.3 |  | 1.3 |  | 1.3 |  | ns |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54ABT821 |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  | MIN | MAX |  |
|  |  |  | MIN | TYP | MAX |  |  |  |
| $\mathrm{f}_{\text {max }}$ |  |  | 125 |  |  | 125 |  | MHz |
| tPLH | CLK | Q | $1.6 \dagger$ | 4.1 | 5.6 | $1.6{ }^{\dagger}$ | 6.9 | ns |
| tPHL |  |  | $2.1{ }^{\text {¢ }}$ | 4.6 | 6.2 | $2.1{ }^{\dagger}$ | 6.9 |  |
| tPZH | $\overline{\mathrm{OE}}$ | Q | 1 | 3 | 4.5 | 1 | 6 | ns |
| tPZL |  |  | 2.2 | 4.1 | 5.6 | 2.2 | 6.5 |  |
| tPHZ | $\overline{\mathrm{OE}}$ | Q | 2.7 | 4.7 | 6.2 | 2.7 | 7 | ns |
| tplZ |  |  | $1.7 \dagger$ | 4.6 | 6.1 | $1.7 \dagger$ | 7 |  |

$\dagger$ This data sheet limit may vary among suppliers.
switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN74ABT821A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | MIN | MAX |  |
|  |  |  | MIN | TYP | MAX |  |  |  |
| $f_{\text {max }}$ |  |  | 125 |  |  | 125 |  | MHz |
| tplH | CLK | Q | $1.6 \dagger$ | 4.1 | 5.6 | $1.6 \dagger$ | 6.2 | ns |
| tPHL |  |  | $2.3 \dagger$ | 4.6 | 6.2 | $2.3 \dagger$ | 6.7 |  |
| tPZH | $\overline{\mathrm{OE}}$ | Q | 1 | 3 | 4.5 | 1 | 5.8 | ns |
| tPZL |  |  | 2.2 | 4.1 | 5.6 | 2.2 | 6.3 |  |
| tPHZ | $\overline{O E}$ | Q | 2.7 | 4.7 | 6.2 | 2.7 | 6.7 | ns |
| tplZ |  |  | $1.7 \dagger$ | 4.6 | 6.1 | $1.7 \dagger$ | 6.5 |  |

$\dagger$ This data sheet limit may vary among suppliers.

## PARAMETER MEASUREMENT INFORMATION



| TEST | S1 |
| :---: | :---: |
| $\mathrm{t}^{\mathrm{t} L H} / \mathrm{t}_{\mathrm{PHL}}$ | Open |
| $\mathrm{t}_{\mathrm{PLZ}} / \mathrm{t} \mathrm{PZL}$ | 7 V |
| $\mathrm{t}_{\mathrm{PHZ}} / \mathrm{t}$ PZH | Open |




## VOLTAGE WAVEFORMS <br> PROPAGATION DELAY TIMES <br> INVERTING AND NONINVERTING OUTPUTS

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | $\text { Eco Plan }{ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-9469101Q3A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| 5962-9469101QKA | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N/ A for Pkg Type |
| 5962-9469101QLA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SN74ABT821ADBLE | OBSOLETE | SSOP | DB | 24 |  | TBD | Call TI | Call TI |
| SN74ABT821ADBR | ACTIVE | SSOP | DB | 24 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPD | Level-1-260C-UNLIM |
| SN74ABT821ADBRE4 | ACTIVE | SSOP | DB | 24 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPD | Level-1-260C-UNLIM |
| SN74ABT821ADW | ACTIVE | SOIC | DW | 24 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ADWE4 | ACTIVE | SOIC | DW | 24 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ADWR | ACTIVE | SOIC | DW | 24 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ADWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ANSR | ACTIVE | SO | NS | 24 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ANSRE4 | ACTIVE | SO | NS | 24 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ABT821ANT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free <br> (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74ABT821ANTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SNJ54ABT821FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| SNJ54ABT821JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SNJ54ABT821W | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

[^0]${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification.
E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD
E. Index point is provided on cap for terminal identification only.

FK (S-CQCC-N**)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within JEDEC MS-004


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

DW (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AD.

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.


| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation.

Resale of Tl products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Applications

| Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio |
| :--- | :--- | :--- | :--- |
| Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive |
| DSP | dsp.ti.com | Broadband | www.ti.com/broadband |
| Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol |
| Logic | logic.ti.com | Military | www.ti.com/military |
| Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security |
| Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony |
|  |  | Video \& Imaging | www.ti.com/video |
|  | Wireless | www.ti.com/wireless |  |

[^1]Copyright © 2006, Texas Instruments Incorporated


[^0]:    ${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
    TBD: The Pb -Free/Green conversion plan has not been defined.
    Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
    Pb -Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
    Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony ( Sb ) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)

[^1]:    Mailing Address: Texas Instruments
    Post Office Box 655303 Dallas, Texas 75265

